Baya Systems is inspired by the baya bird, also known as the weaver. Baya birds weave very unique and intricate hanging nests from different materials. The nests are robust and safe while being extremely lightweight and efficient.
Baya is a fast-moving Series B startup built by serial entrepreneurs with a vision to accelerate intelligent computing in the emerging chiplet era. We focus on software-driven, unified fabric solutions for single-die and multi-die systems. We design and license disruptive intellectual property for use in semiconductor chips, with software development platforms to simplify the design process and reduce the time to market for complex System-on-Chip (SoC) and multi-chiplet systems. This enables our partners to innovate and deliver compelling solutions for data center, infrastructure, AI, Automotive, and Edge IoT markets. We are looking for energetic and dedicated individuals share our passion for enabling innovation and excellence in the semiconductor industry that empowers game-changing products and services!
Baya Systems
Senior Formal Verification Engineer
Cambridge -or- Bristol, England, United Kingdom
*We will be opening an office in England and we will most likely select between these 2 metropolitan areas*
Position:
Develop detailed formal verification (FV) test plans based on design specifications and collaborate with design teams to refine micro-architecture specifications.
Identify key logic components and critical micro-architectural properties essential for ensuring design correctness.
Implement formal verification models, abstractions, assertions, and utilize assertion-based model checking to detect corner-case bugs.
Apply complexity reduction techniques using industry-standard EDA tools or academic formal verification tools to achieve proof convergence or sufficient depth.
Develop and maintain scripts to enhance FV productivity and streamline verification processes.
Assist design teams with the implementation of assertions and formal verification testbenches for RTL at unit/block levels.
Participate in design reviews and collaborate with design teams to optimize design quality and performance, power, area (PPA) metrics based on formal analysis feedback.
Strong proficiency in System Verilog/Verilog.
Good scripting abilities with Python or Perl.
Preferred Experience:
Hands-on experience with formal verification tools such as Synopsys VCFormal and Cadence JasperGold.
Experience with both bug hunting and static proof verification techniques.
Familiarity with automating formal verification workflows within a CI/CD environment.
Compensation:
Salary commensurate with experience
Performance incentives
Comprehensive medical, dental, and vision benefits
These cookies are necessary for the website to function and cannot be turned off in our systems. You can set your browser to block these cookies, but then some parts of the website might not work.
Security
User experience
Target group oriented cookies
These cookies are set through our website by our advertising partners. They may be used by these companies to profile your interests and show you relevant advertising elsewhere.
Google Analytics
Google Ads
We use cookies
🍪
Our website uses cookies and similar technologies to personalize content, optimize the user experience and to indvidualize and evaluate advertising. By clicking Okay or activating an option in the cookie settings, you agree to this.
The best remote jobs via email
Join 5'000+ people getting weekly alerts with remote jobs!